We use cookies. Find out more about it here. By continuing to browse this site you are agreeing to our use of cookies.
#alert
Back to search results
New

Hardware Engineer Sr Staff, Signal Integrity

Juniper Networks, Inc
parental leave, sick time, 401(k)
United States, California, Sunnyvale
May 07, 2025

Join a collaborative, centralized Signal Integrity (SI) team focused on system-level SI design and cutting-edge technologies. You will analyze, design, and optimize high-speed interconnects, enabling robust performance across a wide range of system architectures.

Key Responsibilities:



  • Collaborate on SI design and analysis of interconnects including chip-to-chip, board-to-board, backplane, and chassis-level solutions.
  • Perform channel margin analysis to evaluate trade-offs between package, PCB, and connector design.
  • Develop and validate SerDes channel simulation models; correlate simulation results with test structures and measurement data.
  • Collaborate with SerDes vendors to fine-tune Tx/Rx models and optimize signal quality (TP1A, BER).
  • Conduct PCB timing analysis; implement SI rules in collaboration with board and layout engineers.
  • Develop and document layout/SI checklists and design guidelines.
  • Execute SI design validation tests (DVT) and correlate lab measurements with simulations.
  • Provide technical assessments and updates to the SI management team.


Minimum Qualifications:



  • Proficiency with lab equipment: oscilloscopes, VNAs, TDRs, spectrum analyzers, phase noise analyzers.
  • Strong debugging skills and hands-on lab experience.
  • Effective team player comfortable working in a matrixed, cross-geographic environment.
  • Ability to leverage existing SI designs and contribute to shared team knowledge.
  • Strong presentation skills; capable of communicating technical concepts in team forums.
  • Proficient with design and simulation tools: Ansys HFSS, ADS, SPICE, MATLAB, Cadence Allegro.
  • Educational Requirements:

    • BS with 15+ years experience
    • MS with 13+ years
    • PhD with 11+ years

  • Experience with high-speed SerDes technologies (100G, 56G PAM4, 25G NRZ) is a plus.



Minimum Salary: $194,400.00

Maximum Salary:$279,450.00

The pay range for this position is expected to be between $194,400.00 and $279,450.00/year; however, the base pay offered may vary depending on multiple individualized factors, including market location, job-related knowledge, skills, and experience. The total compensation package for this position also includes medical benefits, 401(k) eligibility, vacation, sick time, and parental leave. Additional details of participation in these benefit plans will be provided if an employee receives an offer of employment.

If hired, employee will be in an "at-will position" and the Company reserves the right to modify base salary (as well as any other payment or compensation program) at any time, including for reasons related to individual performance, Company or individual department/team performance, and market factors.

Juniper's pay range data is provided in accordance with local state pay transparency regulations. Juniper may post different minimum wage ranges for permanent residency petitions pursuant to US Department of Labor requirements.

Applied = 0

(web-94d49cc66-tl7z6)